

# HT9170B/HT9170D DTMF Receiver

#### **Features**

- Operating voltage: 2.5V~5.5V
- · Minimal external components
- · No external filter is required
- Low standby current (on power down mode)
- Excellent performance

- · Tristate data output for MCU interface
- 3.58MHz crystal or ceramic resonator
- 1633Hz can be inhibited by the INH pin
- HT9170B: 18-pin DIP package HT9170D: 18-pin SOP package

#### **General Description**

The HT9170B/D are Dual Tone Multi Frequency (DTMF) receivers integrated with digital decoder and bandsplit filter functions as well as power-down mode and inhibit mode operations. Such devices use digital counting techniques to detect and decode all the 16 DTMF tone pairs into a 4-bit code output.

Highly accurate switched capacitor filters are implemented to divide tone signals into low and high group signals. A built-in dial tone rejection circuit is provided to eliminate the need for pre-filtering.

### **Selection Table**

| Function Part No. | Operating<br>Voltage | OSC<br>Frequency | Tristate<br>Data Output | Power<br>Down | 1633Hz<br>Inhibit | DV       | DVB | Package |
|-------------------|----------------------|------------------|-------------------------|---------------|-------------------|----------|-----|---------|
| HT9170B           | 2.5V~5.5V            | 3.58MHz          | $\checkmark$            | <b>V</b>      | √                 | √        | _   | 18 DIP  |
| HT9170D           | 2.5V~5.5V            | 3.58MHz          | V                       | V             | √                 | <b>√</b> |     | 18 SOP  |

### **Block Diagram**





## **Pin Assignment**



## **Pin Description**

| Pin Name | I/O | Internal<br>Connection   | Description                                                                                                                            |
|----------|-----|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| VP       | ı   | Operational<br>Amplifier | Operational amplifier non-inverting input                                                                                              |
| VN       | ı   |                          | Operational amplifier inverting input                                                                                                  |
| GS       | 0   |                          | Operational amplifier output terminal                                                                                                  |
| VREEF    | 0   | VREF                     | Reference voltage output, normally $V_{DD}/2$                                                                                          |
| X1       | I   |                          | The system oscillator consists of an inverter, a bias resistor and the necessary                                                       |
| X2       | 0   | oscillator               | load capacitor on chip. A standard 3.579545MHz crystal connected to X1 and X2 terminals implements the oscillator function.            |
| PWDN     | I   | CMOS IN<br>Pull-low      | Active high. This enables the device to go into power down mode and inhibits the oscillator. This pin input is internally pulled down. |
| INH      | I   | CMOS IN<br>Pull-low      | Logic high. This inhibits the detection of tones representing characters A, B, C and D. This pin input is internally pulled down.      |
| VSS      | _   | _                        | Negative power supply, ground                                                                                                          |
| OE       | I   | CMOS IN<br>Pull-high     | D0~D3 output enable, high active                                                                                                       |
| D0~D3    | 0   | CMOS OUT<br>Tristate     | Receiving data output terminals OE="H": Output enable OE="L": High impedance                                                           |
| DV       | 0   | CMOS OUT                 | Data valid output When the chip receives a valid tone (DTMF) signal, the DV goes high; otherwise it remains low.                       |
| EST      | 0   | CMOS OUT                 | Early steering output (see Functional Description)                                                                                     |
| RT/GT    | I/O | CMOS IN/OUT              | Tone acquisition time and release time can be set through connection with external resistor and capacitor.                             |
| VDD      | _   | _                        | Positive power supply, 2.5V~5.5V for normal operation                                                                                  |

Rev. 1.11 2 February 23, 2009



### Approximate internal connection circuits



## **Absolute Maximum Ratings**

| Supply Voltage0.3V to                                     | 6V | Storage Temperature   | 50°C to 125°C |
|-----------------------------------------------------------|----|-----------------------|---------------|
| Input VoltageV <sub>SS</sub> -0.3V to V <sub>DD</sub> +0. | 3V | Operating Temperature | 20°C to 75°C  |

Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability.

## **D.C. Characteristics** Ta=25°C

| Cumbal           | Symbol Parameter                |          | Test Conditions                      | Min.   | Time   | Max.   | Unit |  |
|------------------|---------------------------------|----------|--------------------------------------|--------|--------|--------|------|--|
| Symbol           | Parameter                       | $V_{DD}$ | Conditions                           | IVIII. | Тур.   | wax.   | Unit |  |
| $V_{DD}$         | Operating Voltage               |          | _                                    | 2.5    | 5      | 5.5    | V    |  |
| I <sub>DD</sub>  | Operating Current               | 5V       | _                                    | _      | 3.0    | 7      | mA   |  |
| I <sub>STB</sub> | Standby Current                 | 5V       | PWDN=5V                              | _      | 10     | 25     | μА   |  |
| V <sub>IL</sub>  | "Low" Input Voltage             | 5V       | _                                    | _      | _      | 1.0    | V    |  |
| V <sub>IH</sub>  | "High" Input Voltage            | 5V       | _                                    | 4.0    | _      | _      | V    |  |
| I <sub>IL</sub>  | "Low" Input Current             | 5V       | V <sub>VP</sub> =V <sub>VN</sub> =0V | _      | _      | 0.1    | μА   |  |
| I <sub>IH</sub>  | "High" Input Current            | 5V       | V <sub>VP</sub> =V <sub>VN</sub> =5V | _      | _      | 0.1    | μА   |  |
| R <sub>OE</sub>  | Pull-high Resistance (OE)       | 5V       | V <sub>OE</sub> =0V                  | 60     | 100    | 150    | kΩ   |  |
| R <sub>IN</sub>  | Input Impedance (VN, VP)        | 5V       | _                                    | _      | 10     | _      | MΩ   |  |
| I <sub>OH</sub>  | Source Current (D0~D3, EST, DV) | 5V       | V <sub>OUT</sub> =4.5V               | -0.4   | -0.8   | _      | mA   |  |
| I <sub>OL</sub>  | Sink Current (D0~D3, EST, DV)   | 5V       | V <sub>OUT</sub> =0.5V               | 1.0    | 2.5    | _      | mA   |  |
| fosc             | System Frequency                | 5V       | Crystal=3.5795MHz                    | 3.5759 | 3.5795 | 3.5831 | MHz  |  |

Rev. 1.11 3 February 23, 2009



## A.C. Characteristics

 $f_{OSC}$ =3.5795MHz, Ta=25°C

| Cumbal           | Porometer                       | Test Conditions |                                          |      | T    | Mess | 11:4            |
|------------------|---------------------------------|-----------------|------------------------------------------|------|------|------|-----------------|
| Symbol           | Parameter                       | $V_{DD}$        | Conditions                               | Min. | Тур. | Max. | Unit            |
| DTMF Sig         | gnal                            |                 |                                          |      |      |      |                 |
|                  | Innut Cianal Laval              | 3V              |                                          | -36  | _    | -6   | dDm             |
|                  | Input Signal Level              | 5V              |                                          | -29  | _    | 1    | dBm             |
|                  | Twist Accept Limit (Positive)   | 5V              |                                          | _    | 10   | _    | dB              |
|                  | Twist Accept Limit (Negative)   | 5V              |                                          | _    | 10   | _    | dB              |
|                  | Dial Tone Tolerance             | 5V              |                                          | _    | 18   | _    | dB              |
|                  | Noise Tolerance                 | 5V              |                                          | _    | -12  | _    | dB              |
|                  | Third Tone Tolerance            | 5V              |                                          | _    | -16  | _    | dB              |
|                  | Frequency Deviation Acceptance  | 5V              |                                          | _    | _    | ±1.5 | %               |
|                  | Frequency Deviation Rejection   | 5V              |                                          | ±3.5 | _    | _    | %               |
| t <sub>PU</sub>  | Power Up Time (See Figure 4.)   | 5V              |                                          | _    | 30   | _    | ms              |
| Gain Set         | ting Amplifier                  |                 |                                          |      |      |      |                 |
| $R_{\text{IN}}$  | Input Resistance                | 5V              | _                                        | _    | 10   | _    | ΜΩ              |
| I <sub>IN</sub>  | Input Leakage Current           | 5V              | $V_{SS}$ < $(V_{VP}, V_{VN})$ < $V_{DD}$ | _    | 0.1  | _    | μА              |
| Vos              | Offset Voltage                  | 5V              | _                                        | _    | ±25  | _    | mV              |
| P <sub>SRR</sub> | Power Supply Rejection          | 5V              | 400.11                                   | _    | 60   | _    | dB              |
| $C_{MRR}$        | Common Mode Rejection           | 5V              | 100 Hz<br>  –3V <v<sub>IN&lt;3V</v<sub>  | _    | 60   | _    | dB              |
| $A_{VO}$         | Open Loop Gain                  | 5V              |                                          | _    | 65   | _    | dB              |
| $f_{T}$          | Gain Band Width                 | 5V              | _                                        | _    | 1.5  | _    | MHz             |
| $V_{OUT}$        | Output Voltage Swing            | 5V              | R <sub>L</sub> >100kΩ                    | _    | 4.5  | _    | V <sub>PP</sub> |
| $R_L$            | Load Resistance (GS)            | 5V              | _                                        | _    | 50   | _    | kΩ              |
| CL               | Load Capacitance (GS)           | 5V              | _                                        | _    | 100  | _    | pF              |
| V <sub>CM</sub>  | Common Mode Range               | 5V              | No load                                  | _    | 3.0  | _    | V <sub>PP</sub> |
| Steering         | Control                         |                 |                                          |      |      |      |                 |
| t <sub>DP</sub>  | Tone Present Detection Time     |                 |                                          | 5    | 16   | 22   | ms              |
| $t_{DA}$         | Tone Absent Detection Time      |                 |                                          | _    | 4    | 8.5  | ms              |
| t <sub>ACC</sub> | Acceptable Tone Duration        |                 |                                          | _    | _    | 42   | ms              |
| t <sub>REJ</sub> | Rejected Tone Duration          |                 |                                          | 20   | _    | _    | ms              |
| $t_{IA}$         | Acceptable Inter-digit Pause    |                 |                                          | _    | _    | 42   | ms              |
| $t_{IR}$         | Rejected Inter-digit Pause      |                 |                                          | 20   | _    | _    | ms              |
| t <sub>PDO</sub> | Propagation Delay (RT/GT to DO) |                 |                                          | _    | 8    | 11   | μS              |
| t <sub>PDV</sub> | Propagation Delay (RT/GT to DV) |                 |                                          | _    | 12   |      | μS              |
| t <sub>DOV</sub> | Output Data Set Up (DO to DV)   |                 |                                          | _    | 4.5  |      | μS              |
| t <sub>DDO</sub> | Disable Delay (OE to DO)        |                 |                                          | _    | 300  | _    | ns              |
| t <sub>EDO</sub> | Enable Delay (OE to DO)         |                 |                                          | _    | 50   | 60   | ns              |

Note: DO=D0~D3





Figure 1. Test circuit

#### **Functional Description**

#### Overview

The HT9170B/D tone decoders consist of three band pass filters and two digital decode circuits to convert a tone (DTMF) signal into digital code output.

An operational amplifier is built-in to adjust the input signal (refer to Figure 2).



(a) Standard input circuit



Figure 2. Input operation for amplifier application circuits

The pre-filter is a band rejection filter which reduces the dialing tone from 350Hz to 400Hz.

The low group filter filters low group frequency signal output whereas the high group filter filters high group frequency signal output.

Each filter output is followed by a zero-crossing detector with hysteresis. When each signal amplitude at the output exceeds the specified level, it is transferred to full swing logic signal.

When input signals are recognized to be effective, DV becomes high, and the correct tone code (DTMF) digit is transferred.

#### Steering control circuit

The steering control circuit is used for measuring the effective signal duration and for protecting against drop out of valid signals. It employs the analog delay by external RC time-constant controlled by EST.

The timing is shown in Figure 3. The EST pin is normally low and draws the RT/GT pin to keep low through discharge of external RC. When a valid tone input is detected, EST goes high to charge RT/GT through RC.

When the voltage of RT/GT changes from 0 to  $V_{TRT}$  (2.35V for 5V supply), the input signal is effective, and the correct code will be created by the code detector. After D0~D3 are completely latched, DV output becomes high. When the voltage of RT/GT falls down from VDD to  $V_{TRT}$  (i.e.., when there is no input tone), DV output becomes low, and D0~D3 keeps data until a next valid tone input is produced.

By selecting adequate external RC value, the minimum acceptable input tone duration ( $t_{ACC}$ ) and the minimum acceptable inter-tone rejection ( $t_{IR}$ ) can be set. External components (R, C) are chosen by the formula (refer to Figure 5.):

 $t_{ACC} = t_{DP} + t_{GTP};$ 

 $t_{IR}\text{=}t_{DA}\text{+}t_{GTA};$ 

where  $\ t_{ACC}$ : Tone duration acceptable time

t<sub>DP</sub>: EST output delay time ("L"→"H")

t<sub>GTP</sub>: Tone present time

 $t_{IR}$ : Inter-digit pause rejection time  $t_{DA}$ : EST output delay time ("H" $\rightarrow$ "L")

t<sub>GTA</sub>: Tone absent time



## **Timing Diagrams**



Figure 3. Steering timing



Figure 4. Power up timing

Rev. 1.11 6 February 23, 2009

R1

V<sub>DD</sub>





## (a) Fundamental circuit:

$$\begin{split} t_{GTP} &= R \times C \times Ln \; (V_{DD} \, / \, (V_{DD} \, - \, V_{TRT})) \\ t_{GTA} &= R \times C \times Ln \; (V_{DD} \, / \, V_{TRT}) \end{split}$$





$$t_{GTP} = R1 \times C \times Ln (V_{DD} / (V_{DD} - V_{TRT}))$$
  
$$t_{GTA} = (R1 // R2) \times C \times Ln (V_{DD} / V_{TRT})$$

VDD (

RT/GT C

EST

HT9170B/D



(b)  $t_{GTP} < t_{GTA}$ :

$$\begin{split} t_{\text{GTP}} &= (\text{R1 // R2}) \times \text{C} \times \text{Ln (V}_{\text{DD}} - \text{V}_{\text{TRT}})) \\ t_{\text{GTA}} &= \text{R1} \times \text{C} \times \text{Ln (V}_{\text{DD}} / \text{V}_{\text{TRT}}) \end{split}$$

Figure 5. Steering time adjustment circuits

### **DTMF** dialing matrix



### DTMF data output table

| Low Group (Hz) | High Group (Hz) | Digit | OE | D3 | D2 | D1 | D0 |
|----------------|-----------------|-------|----|----|----|----|----|
| 697            | 1209            | 1     | Н  | L  | L  | L  | Н  |
| 697            | 1336            | 2     | Н  | L  | L  | Н  | L  |
| 697            | 1477            | 3     | Н  | L  | L  | Н  | Н  |
| 770            | 1209            | 4     | Н  | L  | Н  | L  | L  |
| 770            | 1336            | 5     | Н  | L  | Н  | L  | Н  |
| 770            | 1477            | 6     | Н  | L  | Н  | Н  | L  |
| 852            | 1209            | 7     | Н  | L  | Н  | Н  | Н  |
| 852            | 1336            | 8     | Н  | Н  | L  | L  | L  |
| 852            | 1477            | 9     | Н  | Н  | L  | L  | Н  |
| 941            | 1336            | 0     | Н  | Н  | L  | Н  | L  |
| 941            | 1209            | *     | Н  | Н  | L  | Н  | Н  |
| 941            | 1477            | #     | Н  | Н  | Н  | L  | L  |
| 697            | 1633            | Α     | Н  | Н  | Н  | L  | Н  |
| 770            | 1633            | В     | Н  | Н  | Н  | Н  | L  |
| 852            | 1633            | С     | Н  | Н  | Н  | Н  | Н  |
| 941            | 1633            | D     | Н  | L  | L  | L  | L  |
| _              | _               | ANY   | L  | Z  | Z  | Z  | Z  |

Note: "Z" High impedance; "ANY" Any digit



#### Data output

The data outputs (D0~D3) are tristate outputs. When OE input becomes low, the data outputs (D0~D3) are high impedance.

### **Application Circuits**

#### **Application Circuit 1**



Note: X'tal = 3.579545MHz crystal

C1 = C2 ≅ 20pF

X'tal = 3.58MHz ceramic resonator

C1 = C2 ≅ 39pF

### **Application Circuit 2**



Note: X'tal = 3.579545MHz crystal

C1 = C2 ≅ 20pF

X'tal = 3.58MHz ceramic resonator

C1 = C2 ≅ 39pF

Rev. 1.11 8 February 23, 2009



## **Package Information**

## 18-pin DIP (300mil) Outline Dimensions













Fig1. Full Lead Packages

Fig2. 1/2 Lead Packages

## • MS-001d (see fig1)

| Complete | Dimensions in mil |      |      |  |  |
|----------|-------------------|------|------|--|--|
| Symbol   | Min.              | Nom. | Max. |  |  |
| A        | 880               | _    | 920  |  |  |
| В        | 240               | _    | 280  |  |  |
| С        | 115               | _    | 195  |  |  |
| D        | 115               | _    | 150  |  |  |
| Е        | 14                | _    | 22   |  |  |
| F        | 45                | _    | 70   |  |  |
| G        | _                 | 100  | _    |  |  |
| Н        | 300               | _    | 325  |  |  |
| I        | _                 | _    | 430  |  |  |

## • MS-001d (see fig2)

| Complete |      | Dimensions in mil |      |  |  |  |
|----------|------|-------------------|------|--|--|--|
| Symbol   | Min. | Nom.              | Max. |  |  |  |
| A        | 845  | _                 | 880  |  |  |  |
| В        | 240  | _                 | 280  |  |  |  |
| С        | 115  | _                 | 195  |  |  |  |
| D        | 115  | _                 | 150  |  |  |  |
| E        | 14   | _                 | 22   |  |  |  |
| F        | 45   | _                 | 70   |  |  |  |
| G        | _    | 100               | _    |  |  |  |
| Н        | 300  | _                 | 325  |  |  |  |
| I        | _    | _                 | 430  |  |  |  |

Rev. 1.11 9 February 23, 2009



## • MO-095a (see fig2)

| Combal | Dimensions in mil |      |      |  |  |
|--------|-------------------|------|------|--|--|
| Symbol | Min.              | Nom. | Max. |  |  |
| A      | 845               | _    | 885  |  |  |
| В      | 275               | _    | 295  |  |  |
| С      | 120               | _    | 150  |  |  |
| D      | 110               | _    | 150  |  |  |
| E      | 14                | _    | 22   |  |  |
| F      | 45                | _    | 60   |  |  |
| G      | _                 | 100  | _    |  |  |
| Н      | 300               | _    | 325  |  |  |
| I      | _                 | _    | 430  |  |  |



## 18-pin SOP (300mil) Outline Dimensions







## • MS-013

| Sumb al | Dimensions in mil |      |      |  |  |
|---------|-------------------|------|------|--|--|
| Symbol  | Min.              | Nom. | Max. |  |  |
| Α       | 393               | _    | 419  |  |  |
| В       | 256               | _    | 300  |  |  |
| С       | 12                | _    | 20   |  |  |
| C'      | 447               | _    | 463  |  |  |
| D       | _                 | _    | 104  |  |  |
| E       | _                 | 50   | _    |  |  |
| F       | 4                 | _    | 12   |  |  |
| G       | 16                | _    | 50   |  |  |
| Н       | 8                 | _    | 13   |  |  |
| α       | 0°                | _    | 8°   |  |  |

Rev. 1.11 11 February 23, 2009



## **Product Tape and Reel Specifications**

## **Reel Dimensions**



SOP 18W

| Symbol | Description           | Dimensions in mm |
|--------|-----------------------|------------------|
| А      | Reel Outer Diameter   | 330.0±1.0        |
| В      | Reel Inner Diameter   | 100.0±1.5        |
| С      | Spindle Hole Diameter | 13.0 +0.5/-0.2   |
| D      | Key Slit Width        | 2.0±0.5          |
| T1     | Space Between Flange  | 24.8 +0.3/-0.2   |
| T2     | Reel Thickness        | 30.2±0.2         |

Rev. 1.11 12 February 23, 2009



## **Carrier Tape Dimensions**



SOP 18W

| Symbol | Description                              | Dimensions in mm |
|--------|------------------------------------------|------------------|
| W      | Carrier Tape Width                       | 24.0 +0.3/-0.1   |
| Р      | Cavity Pitch                             | 16.0±0.1         |
| Е      | Perforation Position                     | 1.75±0.1         |
| F      | Cavity to Perforation (Width Direction)  | 11.5±0.1         |
| D      | Perforation Diameter                     | 1.5±0.1          |
| D1     | Cavity Hole Diameter                     | 1.50 +0.25/-0.00 |
| P0     | Perforation Pitch                        | 4.0±0.1          |
| P1     | Cavity to Perforation (Length Direction) | 2.0±0.1          |
| A0     | Cavity Length                            | 10.9±0.1         |
| В0     | Cavity Width                             | 12.0±0.1         |
| K0     | Cavity Depth                             | 2.8±0.1          |
| t      | Carrier Tape Thickness                   | 0.30±0.05        |
| С      | Cover Tape Width                         | 21.3±0.1         |

Rev. 1.11 13 February 23, 2009



#### Holtek Semiconductor Inc. (Headquarters)

No.3, Creation Rd. II, Science Park, Hsinchu, Taiwan Tel: 886-3-563-1999 Fax: 886-3-563-1189 http://www.holtek.com.tw

#### Holtek Semiconductor Inc. (Taipei Sales Office)

4F-2, No. 3-2, YuanQu St., Nankang Software Park, Taipei 115, Taiwan

Tel: 886-2-2655-7070 Fax: 886-2-2655-7373

Fax: 886-2-2655-7383 (International sales hotline)

#### Holtek Semiconductor Inc. (Shanghai Sales Office)

G Room, 3 Floor, No.1 Building, No.2016 Yi-Shan Road, Minhang District, Shanghai, China 201103

Tel: 86-21-5422-4590 Fax: 86-21-5422-4705 http://www.holtek.com.cn

#### Holtek Semiconductor Inc. (Shenzhen Sales Office)

5F, Unit A, Productivity Building, Gaoxin M 2nd, Middle Zone Of High-Tech Industrial Park, ShenZhen, China 518057

Tel: 86-755-8616-9908, 86-755-8616-9308

Fax: 86-755-8616-9722

### Holtek Semiconductor Inc. (Beijing Sales Office)

Suite 1721, Jinyu Tower, A129 West Xuan Wu Men Street, Xicheng District, Beijing, China 100031

Tel: 86-10-6641-0030, 86-10-6641-7751, 86-10-6641-7752

Fax: 86-10-6641-0125

#### Holtek Semiconductor Inc. (Chengdu Sales Office)

709, Building 3, Champagne Plaza, No.97 Dongda Street, Chengdu, Sichuan, China 610016

Tel: 86-28-6653-6590 Fax: 86-28-6653-6591

### Holtek Semiconductor (USA), Inc. (North America Sales Office)

46729 Fremont Blvd., Fremont, CA 94538, USA

Tel: 1-510-252-9880 Fax: 1-510-252-9885 http://www.holtek.com

#### Copyright © 2009 by HOLTEK SEMICONDUCTOR INC.

The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek's products are not authorized for use as critical components in life support devices or systems. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.tw.

Rev. 1.11 14 February 23, 2009



# HT9170 雙音多頻(DTMF)信號接收器使用說明

文件編碼: HA0038T

## 簡介

HT9170 是一個具有數位解碼和濾波功能的雙音多頻(DTMF)信號接收器。HT9170B 和 HT9170D 可進入省電模式。HT9170 系列都利用數位計數的方法對 16 種 DTMF 輸入進行解碼,並產生 4bit 的代碼輸出。高速轉換的濾波電路將 DTMF 信號分解爲高頻和低頻信號。

HT9170B 的封裝形式爲 18-pin DIP HT9170D 的封裝形式爲 18-pin SOP



## 功能描述

HT9170 系列通過三次濾波和兩次數位解碼電路將 DTMF 信號輸入轉換爲數位信號輸出。它有一個內置的放大電路對輸入信號進行調整。其預置濾波電路可將 350Hz~400Hz 的信號濾掉,再通過低通濾波電路和高通濾波電路將信號分解成低頻信號和高頻信號。

當 HT9170 接收到有效的 DTMF 信號時,其 DV 引腳被置爲高準位,並且這個 DTMF 信號被送至內部電路進行解碼。將 OE 引腳置爲高準位後,其 D0~D3 引腳就會產生解碼輸出。



# 時序圖





操作時序



# DTMF 輸入與解碼輸出表

| 低頻(Hz) | 高頻(Hz) | 數碼  | OE | D3 | D2 | D1 | D0 |
|--------|--------|-----|----|----|----|----|----|
| 697    | 1209   | 1   | Н  | L  | L  | L  | Н  |
| 697    | 1336   | 2   | Н  | L  | L  | Н  | L  |
| 697    | 1477   | 3   | Н  | L  | L  | Н  | Н  |
| 770    | 1209   | 4   | Н  | L  | Н  | L  | L  |
| 770    | 1336   | 5   | Н  | L  | Н  | L  | Н  |
| 770    | 1447   | 6   | Н  | L  | Н  | Н  | L  |
| 852    | 1209   | 7   | Н  | L  | Н  | Н  | Н  |
| 852    | 1336   | 8   | Н  | Н  | L  | L  | L  |
| 852    | 1447   | 9   | Н  | Н  | L  | L  | Н  |
| 941    | 1336   | 0   | Н  | Н  | L  | Н  | L  |
| 941    | 1209   | *   | Н  | Н  | L  | Н  | Н  |
| 941    | 1447   | #   | Н  | Н  | Н  | L  | L  |
| 697    | 1633   | A   | Н  | Н  | Н  | L  | Н  |
| 770    | 1633   | В   | Н  | Н  | Н  | Н  | L  |
| 852    | 1633   | С   | Н  | Н  | Н  | Н  | Н  |
| 941    | 1633   | D   | Н  | L  | L  | L  | L  |
|        | =      | ANY | L  | Z  | Z  | Z  | Z  |

註: Z表示高阻狀態

## 應用電路





## 程式清單

```
include ht48r10a-1.inc
;定義引腳
DO EQU PA.0
D1 EQU PA.1
D2 EQU PA.2
D3 EQU PA.3
OE EQU PB.0
DV EQU PB.1
INH EQU PB.2
PWDNEQU PB.3
; ------
data .section 'data'
                        ;解碼資料輸出暫存器
out_code db ?
;-----
code .section at 0 'code'
          00h
     org
           start
      jmp
           04h
      org
     reti
     org
           08h
     reti
;-----
start:
      clr
           intc
                         ;設置 PA 爲輸入口
      set
           pac
                         ;設置 PB 爲輸出口
      clr
           pbc
                         ;設置 PB.1 爲輸入口
           pbc.1
      set
           a,offset out_code
      mov
      mov
           mp0,a
           a,18h
      mov
           count,a
      mov
      clr
          PWDN
                         ; 啓動 9170 的晶振
          OE
      clr
      CLR
          INH
                         ;檢測是否收到 DTMF 信號
scan:
      snz
          DV
      jmp
         scan
         OE
      set
                         ;收到 DTMF 信號,則置位元 OE
                         ;允許解碼信號輸出
      set
         pa
                         ;將解碼信號讀入微控制器
      mov
         a,pa
         a, Ofh
      and
          [00h],a
      mov
scan1:
          DV
      sz
      jmp
           scan1
      clr
           OE
```





inc mp0 sdz count jmp scan jmp start

;檢測下一個 DTMF 信號

end